

# **IRFP460**

# N - CHANNEL 500V - 0.22 $\Omega$ - 20 A - TO-247 PowerMESHTM MOSFET

| TYPE    | V <sub>DSS</sub> | R <sub>DS(on)</sub> | Ι <sub>D</sub> |
|---------|------------------|---------------------|----------------|
| IRFP460 | 500 V            | < 0.27 Ω            | 20 A           |

- TYPICAL  $R_{DS(on)} = 0.22 \Omega$
- EXTREMELY HIGH dv/dt CAPABILITY
- 100% AVALANCHE TESTED
- VERY LOW INTRINSIC CAPACITANCES
- GATE CHARGE MINIMIZED

#### **DESCRIPTION**

This power MOSFET is designed using the company's consolidated strip layout-based MESH OVERLAY<sup>IM</sup> process. This technology matches and improves the performances compared with standard parts from various sources.

#### **APPLICATIONS**

- HIGH CURRENT SWITCHING
- UNINTERRUPTIBLE POWER SUPPLY (UPS)
- DC/DC COVERTERS FOR TELECOM, INDUSTRIAL, AND LIGHTING EQUIPMENT.





#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol              | Parameter                                             | Value      | Unit |
|---------------------|-------------------------------------------------------|------------|------|
| V <sub>DS</sub>     | Drain-source Voltage (V <sub>GS</sub> = 0)            | 500        | V    |
| $V_{DGR}$           | Drain- gate Voltage ( $R_{GS} = 20 \text{ k}\Omega$ ) | 500        | V    |
| V <sub>GS</sub>     | Gate-source Voltage                                   | ± 20       | V    |
| I <sub>D</sub>      | Drain Current (continuous) at T <sub>c</sub> = 25 °C  | 20         | А    |
| I <sub>D</sub>      | Drain Current (continuous) at T <sub>c</sub> = 100 °C | 13         | Α    |
| I <sub>DM</sub> (•) | Drain Current (pulsed)                                | 80         | Α    |
| P <sub>tot</sub>    | Total Dissipation at T <sub>c</sub> = 25 °C           | 250        | W    |
|                     | Derating Factor                                       | 2          | W/°C |
| dv/dt(1)            | Peak Diode Recovery voltage slope                     | 3.5        | V/ns |
| T <sub>stg</sub>    | Storage Temperature                                   | -65 to 150 | °C   |
| Tj                  | Max. Operating Junction Temperature                   | 150        | °C   |

<sup>(•)</sup> Pulse width limited by safe operating area

(1)  $I_{SD} \le 20$  A,  $di/dt \le 160$  A/ $\mu$ s,  $V_{DD} \le V_{(BR)DSS}$ ,  $Tj \le T_{JMAX}$ 

September 1998

#### THERMAL DATA

| R | thj-case | Thermal Resistance Junction-case | Max             | 0.5 | °C/W |
|---|----------|----------------------------------|-----------------|-----|------|
| R | thj-amb  | Thermal Resistance Junction-ambi | ent Max         | 30  | oC/W |
| R | thc-sink | Thermal Resistance Case-sink     | Тур             | 0.1 | °C/W |
|   | $T_I$    | Maximum Lead Temperature For Sc  | Idering Purpose | 300 | °C   |

# **AVALANCHE CHARACTERISTICS**

| Symbol | Parameter                                                                                   | Max Value | Unit |
|--------|---------------------------------------------------------------------------------------------|-----------|------|
|        | Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by T <sub>j</sub> max) | 20        | А    |
|        | Single Pulse Avalanche Energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)    | 1000      | mJ   |

# **ELECTRICAL CHARACTERISTICS** ( $T_{case} = 25$ $^{\circ}C$ unless otherwise specified)

#### OFF

| Symbol               | Parameter                                                | Test Conditions                                                       | Min. | Тур. | Max.      | Unit     |
|----------------------|----------------------------------------------------------|-----------------------------------------------------------------------|------|------|-----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown Voltage                        | $I_D = 250 \ \mu A$ $V_{GS} = 0$                                      | 500  |      |           | V        |
| I <sub>DSS</sub>     | Zero Gate Voltage<br>Drain Current (V <sub>GS</sub> = 0) | $V_{DS} = Max Rating$<br>$V_{DS} = Max Rating$ $T_c = 125  ^{\circ}C$ |      |      | 10<br>100 | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 20 V                                              |      |      | ± 100     | nA       |

# ON (\*)

| Symbol              | Parameter                         | Test Conditions                                                      | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------|----------------------------------------------------------------------|------|------|------|------|
| V <sub>GS(th)</sub> | Gate Threshold<br>Voltage         | $V_{DS} = V_{GS}$ $I_D = 250 \mu A$                                  | 2    | 3    | 4    | V    |
| R <sub>DS(on)</sub> | Static Drain-source On Resistance | V <sub>GS</sub> = 10V I <sub>D</sub> = 12 A                          |      | 0.22 | 0.27 | Ω    |
| I <sub>D(on)</sub>  | On State Drain Current            | $V_{DS} > I_{D(on)} \times R_{DS(on)max}$<br>$V_{GS} = 10 \text{ V}$ | 20   |      |      | А    |

#### **DYNAMIC**

| Symbol                                                   | Parameter                                                                  | Test Conditions                                                | Min. | Тур.              | Max. | Unit           |
|----------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------|------|-------------------|------|----------------|
| g <sub>fs</sub> (*)                                      | Forward<br>Transconductance                                                | $V_{DS} > I_{D(on)} \times R_{DS(on)max}$ $I_D = 12 \text{ A}$ | 13   |                   |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input Capacitance<br>Output Capacitance<br>Reverse Transfer<br>Capacitance | V <sub>DS</sub> = 25 V f = 1 MHz V <sub>GS</sub> = 0           |      | 4200<br>500<br>50 |      | pF<br>pF<br>pF |

2/8

# **ELECTRICAL CHARACTERISTICS** (continued)

#### **SWITCHING ON**

| Symbol                                               | Parameter                                                    | Test Conditions                                                                                                       | Min. | Тур.            | Max. | Unit           |
|------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|-----------------|------|----------------|
| t <sub>d(on)</sub><br>t <sub>r</sub>                 | Turn-on Time<br>Rise Time                                    | $V_{DD} = 250 \text{ V}$ $I_D = 10 \text{ A}$ $R_G = 4.7 \Omega$ $V_{GS} = 10 \text{ V}$ (see test circuit, figure 1) |      | 32<br>15        |      | ns<br>ns       |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge | $V_{DD} = 400 \text{ V}$ $I_{D} = 20 \text{ A}$ $V_{GS} = 10 \text{ V}$                                               |      | 100<br>21<br>37 | 130  | nC<br>nC<br>nC |

#### **SWITCHING OFF**

| Symbol               | Parameter             | Test Conditions                                 | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------|-------------------------------------------------|------|------|------|------|
| t <sub>r(Voff)</sub> | Off-voltage Rise Time | $V_{DD} = 400 \text{ V}$ $I_{D} = 20 \text{ A}$ |      | 20   |      | ns   |
| t <sub>f</sub>       | Fall Time             | $R_{G} = 4.7 \Omega V_{GS} = 10 V$              |      | 25   |      | ns   |
| tc                   | Cross-over Time       | (see test circuit, figure 5)                    |      | 47   |      | ns   |

#### SOURCE DRAIN DIODE

| Symbol                                  | Parameter                                                | Test Conditions                                                                                          | Min. | Тур. | Max.     | Unit |
|-----------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|------|----------|------|
| I <sub>SD</sub><br>I <sub>SDM</sub> (•) | Source-drain Current<br>Source-drain Current<br>(pulsed) |                                                                                                          |      |      | 20<br>80 | A    |
| V <sub>SD</sub> (*)                     | Forward On Voltage                                       | $I_{SD} = 20 \text{ A}  V_{GS} = 0$                                                                      |      |      | 1.6      | V    |
| t <sub>rr</sub>                         | Reverse Recovery<br>Time                                 | $I_{SD} = 20 \text{ A}$ di/dt = 100 A/ $\mu$ s<br>$V_{DD} = 100 \text{ V}$ $T_i = 150  ^{\circ}\text{C}$ |      | 700  |          | ns   |
| Q <sub>rr</sub>                         | Reverse Recovery                                         | (see test circuit, figure 3)                                                                             |      | 9    |          | μС   |
| I <sub>RRM</sub>                        | Charge<br>Reverse Recovery<br>Current                    |                                                                                                          |      | 25   |          | А    |

<sup>(\*)</sup> Pulsed: Pulse duration = 300 μs, duty cycle 1.5 %
(•) Pulse width limited by safe operating area

# Safe Operating Area



# Thermal Impedance



477

#### **Output Characteristics**



#### Transconductance



# Gate Charge vs Gate-source Voltage



#### **Transfer Characteristics**



#### Static Drain-source On Resistance



#### Capacitance Variations



4/8

# Normalized Gate Threshold Voltage vs



# Normalized On Resistance vs Temperature



#### Source-drain Diode Forward Characteristics



Fig. 1: Unclamped Inductive Load Test Circuit



Fig. 3: Switching Times Test Circuits For Resistive Load



Fig. 5: Test Circuit For Inductive Load Switching And Diode Recovery Times



Fig. 1: Unclamped Inductive Waveform



Fig. 4: Gate Charge test Circuit



6/8

# **TO-247 MECHANICAL DATA**

| DIM.   |      | mm   |      | inch  |       |       |  |
|--------|------|------|------|-------|-------|-------|--|
| Dilli. | MIN. | TYP. | MAX. | MIN.  | TYP.  | MAX.  |  |
| А      | 4.7  |      | 5.3  | 0.185 |       | 0.209 |  |
| D      | 2.2  |      | 2.6  | 0.087 |       | 0.102 |  |
| E      | 0.4  |      | 0.8  | 0.016 |       | 0.031 |  |
| F      | 1    |      | 1.4  | 0.039 |       | 0.055 |  |
| F3     | 2    |      | 2.4  | 0.079 |       | 0.094 |  |
| F4     | 3    |      | 3.4  | 0.118 |       | 0.134 |  |
| G      |      | 10.9 |      |       | 0.429 |       |  |
| Н      | 15.3 |      | 15.9 | 0.602 |       | 0.626 |  |
| L      | 19.7 |      | 20.3 | 0.776 |       | 0.779 |  |
| L3     | 14.2 |      | 14.8 | 0.559 | 0.413 | 0.582 |  |
| L4     |      | 34.6 |      |       | 1.362 |       |  |
| L5     |      | 5.5  |      |       | 0.217 |       |  |
| М      | 2    |      | 3    | 0.079 |       | 0.118 |  |
| Dia    | 3.55 |      | 3.65 | 0.140 |       | 0.144 |  |



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics

© 1998 STMicroelectronics – Printed in Italy – All Rights Reserved STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

47